# Reference Designer

## **Tutorials Home**

VERILOG BASIC TUTORIAL

#### Verilog Introduction

Installing Verilog and Hello World

Simple comparator Example

Code Verification

Simulating with verilog

Verilog Language and Syntax

Verilog Syntax Contd..

Verilog Syntax - Vector Data

Verilog \$monitor

Verilog Gate Level Modeling

## Verilog UDP

Verilog Bitwise Operator

Viewing Waveforms

Full Adder Example

Multiplexer Example

Always Block for Combinational ckt

if statement for Combinational ckt

Case statement for Combinational ckt

Hex to 7 Segment Display

casez and casex

full case and parallel case

Verilog for loop

Verilog localparam and parameter

SEQUENTIAL CKT TUTORIAL

Sequential Circuits

Serial Shift Register

Binary Counters

Ring Counter

MISC VERILOG TOPICS

Setting Path Variable

Verilog Tutorial Videos

Verilog Interview questions

Verilog Interview questions #7

Verilog Interview questions #3

Verilog Books

Synchronous and Asynchronous Reset

# UDP

#### **User Defined Primitive**

In the last page we saw how to create a single bit comparator using gate level modeling with predefined primitives. The use of the gates can becomes cumbursome if the number of gates are large. It also becomes hard to follow the code intuitively. Fortunately verilog also provide the concept of (User Defined Primitives (UDPs). Using UDPs we define the function of a combinational logic using table.

Here is the 1 bit comparator example using the UDP

```
timescale 1ns / 1ps
  2.
3.
  4.
5.
  module comparator(
6.
        input x.
7.
        input y,
8.
        output z
9.
10.
   ompare c0(z, x, y)
11.
  endmodule
12.
  primitive compare(out, in1, in2);
13.
14.
        output out;
15.
        input in1,in2;
16.
17.
  table
18.
        in2
           : out
  // in1
19.
     0
         0
            : 1;
20.
     0
         1
           : 0;
21.
     1
         0
           : 0;
22.
     1
            : 1;
23.
  endtable
24.
  endprimitive
25.
```

This example does the same fuction as the previous example, but we have used primitive gates in this example. Notice how the verilog code gets simplified by the use of the udp tables/

## Explanation

A new primitive is defined using the primitive keyword. It has an output and a list of inputs as its argument.

```
1. primitive compare(out, in1, in2);
2. output out;
3. input in1,in2;
```

The definition of the primitive is followed by a table definition.

The Table definition starts with keyword table and ends with keyword endtable)

```
1. table
2. // in1 in2 : out
3. 0 0 : 1;
4. 0 1 : 0;
5. 1 0 : 0;
6. 1 1 : 1;
7. endtable
```



Inside the table definition we define the primitive behavior with a number of rows. Each row has values of the inputs separated by whitespaces, followed by semicolon, followed by the output. The

```
11/9/2016
                                      input values should be in the same sequence as defined in the
  Left and Right shift << and
                                       remitive definition.
                                      Finally the prenitive definition ends with the keyword
  Negative Numbers
                                       ndpremitive.
  Blocking Vs Non Blocking
                                     We can instantiate the primitive with the primitive name
   wand and wor
                                     followed by and identifier name and a list of the out and inputs
   delay in verilog
   $dumpfile and $dumpvars
                                     compare c0(z, x, y);
  Useful Resources
                                      The stimulus stays the same and it produces the same result
                                       timescale 1ns / 1ps
                                  1.
  Verilog Examples
                                  2.
                                  3.
                                      /* Stimulus
   VERILOG QUIZS
                                  4.
                                      Example showing two bit comparator
  Verilog Quiz # 1
                                  5.
                                      referencedesigner.com
                                  6.
  Verilog Quiz # 2
                                  7.
                                  8.
                                      module stimulus1;
  Verilog Quiz # 3
                                  9.
                                 10.
                                               reg x;
  Verilog Quiz # 4
                                 11.
                                               reg
                                                    у;
  Verilog Quiz # 5
                                          wire z;
                                 12.
                                 13.
  Verilog Quiz # 6
                                 14.
                                               // Instantiate the Unit Under Test (UUT)
                                 15.
                                               comparator uut (
  Verilog Quiz # 7
                                 16.
                                                         .x(x),
                                 17.
                                                         .y(y),
   Verilog Quiz # 8
                                 18.
                                                        .z(z)
   Verilog Quiz # 9
                                 19.
                                                initial begin
                                 20.
  OTHER TUTORIALS
                                 21.
                                          // Initialize Inputs
                                 22.
                                          x = 0:
   Verilog Simulation with
                                 23.
                                          y = 0;
  Xilinx ISE
                                 24.
                                          // Wait 100 ns for global reset to finish
                                 25.
  VHDL Tutorial
                                          #100;
                                 26.
                                 27.
                                          #50 x = 1;
                                 28.
                                          #60 y = 1;
                                          #70 y = 1;
                                 29.
                                 30.
                                          #80 x = 0;
                                 31.
```

And it produces the same output

```
x=0,y=0,z=1
x=1,y=0,z=0
x=1, y=1, z=1
x=0, y=1, z=0
```

initial begin

endmodule

32. 33. 34.

35. 36. 37. 38.



\$monitor("x=%d,y=%d,z=%d \n",x,y,z);
end

Get paid for doing what you love LEARN MORE < Previous Next >

Copyright © 2009 Reference Designer

Tutorials | Products | Services | Contact Us